DocumentCode :
2174069
Title :
Formal approaches to analog circuit verification
Author :
Barke, Erich ; Grabowski, Darius ; Graeb, Helmut ; Hedrich, Lars ; Heinen, Stefan ; Popp, Ralf ; Steinhorst, Sebastian ; Wang, Yifan
Author_Institution :
Inst. of Microelectron. Syst., Leibniz Univ., Hannover
fYear :
2009
fDate :
20-24 April 2009
Firstpage :
724
Lastpage :
729
Abstract :
For a speed-up of analog design cycles to keep up with the continuously decreasing time to market, iterative design refinement and redesigns are more than ever regarded as showstoppers. To deal with this issue, referred to as design and verification gap, the development of a continuous and consistent verification is mandatory. In digital design, formal verification methods are considered as a key technology for efficient design flows. However, industrial availability of formal methods for analog circuit verification is still negligible despite a growing need. In recent years, research institutions have made considerable advances in the area of formal verification of analog circuits. This paper presents a selection of four recent approaches in analog verification that cover a broad scope of verification philosophies.
Keywords :
analogue circuits; electronic engineering computing; formal verification; iterative methods; network synthesis; analog circuit verification; analog design cycles; digital design; formal verification methods; iterative design refinement; Analog circuits; Circuit simulation; Computational modeling; Discrete event simulation; Equations; Formal verification; Hardware design languages; Radio frequency; State-space methods; Time to market;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
Conference_Location :
Nice
ISSN :
1530-1591
Print_ISBN :
978-1-4244-3781-8
Type :
conf
DOI :
10.1109/DATE.2009.5090759
Filename :
5090759
Link To Document :
بازگشت