DocumentCode :
2174172
Title :
Speech Recognition Systems and Its Automatic Synthesis in Hardware
Author :
Buitrago, J. ; Aedo, J. ; Rivera, F.
Author_Institution :
Electron. Eng. Dept., Univ. of Antioquia, Antioquia, Colombia
fYear :
2010
fDate :
Sept. 28 2010-Oct. 1 2010
Firstpage :
672
Lastpage :
676
Abstract :
In this paper a methodology to perform optimizations in the hardware implementation of a speech recognizer is presented; this methodology explores the design space from a very high level representation of the algorithm. We expose how to accelerate the process of speech recognition by exploiting the inherently concurrent decoding stage. Finally, we show the cost in terms of hardware resources required to synthesize the speech recognition algorithms.
Keywords :
high level synthesis; speech coding; speech recognition; speech recognition equipment; automatic hardware synthesis; decoding; speech recognition system; speech recognizer; Acoustics; Decoding; Hidden Markov models; Optimization; Space exploration; Speech; Speech recognition;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Robotics and Automotive Mechanics Conference (CERMA), 2010
Conference_Location :
Morelos
Print_ISBN :
978-1-4244-8149-1
Type :
conf
DOI :
10.1109/CERMA.2010.131
Filename :
5692416
Link To Document :
بازگشت