DocumentCode :
2174652
Title :
A Novel 900 MHz I x V CMOS Multiplier
Author :
Mateus, Juan ; Días-Sánchez, Alejandro
Author_Institution :
Inst. Nac. de Astrofis., Opt. y Electron. (INAOE), Tonantzintla, Mexico
fYear :
2010
fDate :
Sept. 28 2010-Oct. 1 2010
Firstpage :
771
Lastpage :
774
Abstract :
In this paper a current × voltage multiplier with the FVFCS is presented. This multiplier takes advantage of the very low-impedance input node of the FVFCS to sense the current signals. Additionally, uses a two cross-coupled differential pairs in order to cancel undesired components in the output current. The simulations are carried out using the standard Mixed and RF 180 nm UMC CMOS process and is compared with a previous reported multiplier. The presented multiplier has a bandwidth of 900 MHz with a quiescent current of 203 μA.
Keywords :
CMOS analogue integrated circuits; analogue multipliers; FVFCS; I x V CMOS multiplier; RF; bandwidth 900 MHz; current × voltage multiplier; current 203 muA; current signal; low-impedance input node; size 180 nm; Bandwidth; Couplings; Impedance; Low voltage; Sensors; Transconductance; Transistors; Current-mode; analogue circuit; flipped voltage follower current sinker; gilbert-cell; multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Robotics and Automotive Mechanics Conference (CERMA), 2010
Conference_Location :
Morelos
Print_ISBN :
978-1-4244-8149-1
Type :
conf
DOI :
10.1109/CERMA.2010.134
Filename :
5692434
Link To Document :
بازگشت