DocumentCode :
2174807
Title :
A high performance reconfigurable Motion Estimation hardware architecture
Author :
Tasdizen, O. ; Kukner, H. ; Akin, A. ; Hamzaoglu, I.
Author_Institution :
Fac. of Eng. & Natural Sci., Sabanci Univ., Istanbul
fYear :
2009
fDate :
20-24 April 2009
Firstpage :
882
Lastpage :
885
Abstract :
Motion Estimation (ME) is the most computationally intensive part of video compression and video enhancement systems. For the recently available high definition frame sizes and high frame rates, the computational complexity of full search (FS) ME algorithm is prohibitively high, while the PSNR obtained by fast search ME algorithms is low. Therefore, in this paper, we propose a new ME algorithm and a high performance reconfigurable systolic ME hardware architecture for efficiently implementing this algorithm. The proposed ME algorithm performs up to three different granularity search iterations in different size search ranges based on the application requirements. Simulation results showed that the proposed ME algorithm performs very close to FS algorithm, even though it searches much fewer search locations than FS algorithm. It outperforms successful fast search ME algorithms by searching more search locations than these algorithms. The proposed reconfigurable ME hardware is implemented in VHDL and mapped to a low cost Xilinx XC3S1500-5 FPGA. It works at 130 MHz and is capable of processing high definition and high frame rate video formats in real time. Therefore, it can be used in flat panel displays for frame rate conversion and de-interlacing, and in video encoders.
Keywords :
computational complexity; field programmable gate arrays; motion estimation; reconfigurable architectures; video coding; VHDL; Xilinx XC3S1500-5 FPGA; computational complexity; frequency 130 MHz; granularity search iterations; high performance reconfigurable motion estimation hardware architecture; video compression; video enhancement systems; Computational complexity; Computer architecture; Costs; Field programmable gate arrays; Flat panel displays; Hardware; High definition video; Motion estimation; PSNR; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
Conference_Location :
Nice
ISSN :
1530-1591
Print_ISBN :
978-1-4244-3781-8
Type :
conf
DOI :
10.1109/DATE.2009.5090787
Filename :
5090787
Link To Document :
بازگشت