• DocumentCode
    2175141
  • Title

    High level H.264/AVC video encoder parallelization for multiprocessor implementation

  • Author

    Zrida, Hajer Krichene ; Jemai, Abderrazek ; Ammari, Ahmed C. ; Abid, Mohamed

  • Author_Institution
    Dept. of Electr. Eng., Sfax Univ., Sfax
  • fYear
    2009
  • fDate
    20-24 April 2009
  • Firstpage
    940
  • Lastpage
    945
  • Abstract
    H.264/AVC (advanced video codec) is a new video coding standard developed by a joint effort of the ITU-TVCEG and ISO/IEC MPEG. This standard provides higher coding efficiency relative to former standards at the expense of higher computational requirements. Implementing the H.264 video encoder for an embedded system-on-chip (SoC) is a big challenge. For an efficient implementation, we motivate the use of multiprocessor platforms for the execution of a parallel model of the encoder. In this paper, we propose a high-level independent target-architecture parallelization methodology for the development of an optimized parallel model of a H.264/AVC encoder (i.e. a processes network model balanced in communication and computation workload).
  • Keywords
    code standards; embedded systems; multiprocessing systems; system-on-chip; video codecs; video coding; H.264-AVC video encoder; advanced video codec; embedded system-on-chip; high-level target-architecture parallelization methodology; multiprocessor implementation; Automatic voltage control; Code standards; Computer networks; IEC standards; ISO standards; Optimization methods; Standards development; System-on-a-chip; Video codecs; Video coding;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
  • Conference_Location
    Nice
  • ISSN
    1530-1591
  • Print_ISBN
    978-1-4244-3781-8
  • Type

    conf

  • DOI
    10.1109/DATE.2009.5090800
  • Filename
    5090800