Title :
Impact of Parallel Workloads on NoC Architecture Design
Author :
Freitas, Henrique C. ; Schnorr, Lucas M. ; Alves, Marco A Z ; Navaux, Philippe O A
Author_Institution :
Inf. Inst., Pontificia Univ. Catolica de Minas Gerais (PUC Minas), Belo Horizonte, Brazil
Abstract :
Due to the multi-core processors, the importance of parallel workloads has increased considerably. However, many-core chips demand new interconnection strategies, since traditional crossbars or buses, common for current multi-core processors, have problems related to wires and scalability. For this reason, Networks-on-Chip (NoCs) have been developed in order to support the performance and parallelism focused on several workloads. Although a Network-on-Chip is a good option, most designs consist of a large number of routers. These routers are responsible for forwarding packets, and consequently, for supporting message-passing workloads. In this context, the NoC performance is a problem. Therefore, the main goal of this paper is to evaluate the impact of well-known parallel workloads on NoC architecture design. In order to achieve high performance, the results point out to parallel workloads with small packets and cluster-based NoCs with circuit switching and adaptable topologies.
Keywords :
logic design; network-on-chip; NoC architecture design; circuit switching; cluster-based NoC; message-passing workload; multicore processor; network-on-chip; parallel workload; Circuit topology; Communication switching; Computer architecture; Informatics; Integrated circuit interconnections; Multicore processing; Network-on-a-chip; Parallel programming; Scalability; Switching circuits; General-Purpose Many-Core Processors; NoC Architectures; Parallel Workloads; Performance Evaluation;
Conference_Titel :
Parallel, Distributed and Network-Based Processing (PDP), 2010 18th Euromicro International Conference on
Conference_Location :
Pisa
Print_ISBN :
978-1-4244-5672-7
Electronic_ISBN :
1066-6192
DOI :
10.1109/PDP.2010.53