DocumentCode :
2175512
Title :
A novel memory hierarchy with multi-channel for fast packet buffers
Author :
Shi, Jiang-Yi ; Chen, Kun ; Di, Zhi-Xiong ; Li, Kang
Author_Institution :
Dept. Microelectron., Xidian Univ., Xi´´an, China
fYear :
2011
fDate :
9-11 Sept. 2011
Firstpage :
1248
Lastpage :
1251
Abstract :
High performance routers require fast packet buffers to hold packets awaiting transmission[1]. These buffers usually use a memory hierarchy that consist of expensive but fast SRAM and cheap but slow DRAM to meet both, speed and capacity requirements[2]. In this paper, we introduce a particular memory hierarchy as packet buffer architecture which consists of multiple, independent memory channels of large, slow, low cost DRAMs coupled with small, fast SRAMs. Experiment results shows that this approach improved the memory bandwidth utilization in network processor remarkably.
Keywords :
integrated memory circuits; DRAM; SRAM; memory hierarchy; multiple independent memory channels; packet buffer architecture; Aerospace electronics; Bandwidth; Banking; Hardware; Memory management; Proposals; Random access memory; bandwidth utilization; memory hierarchy; multi-channel; packet buffer;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Communications and Control (ICECC), 2011 International Conference on
Conference_Location :
Ningbo
Print_ISBN :
978-1-4577-0320-1
Type :
conf
DOI :
10.1109/ICECC.2011.6066556
Filename :
6066556
Link To Document :
بازگشت