Title :
Multiple 1:N interpolation FIR filter design based on a single architecture
Author :
Kang, In ; Yeon, Kwang-II ; Jo, Han-Cheol ; Chong, Jong-Wha ; Kim, Kyungsoo
Author_Institution :
Sect. of Commun. Circuits, Electron. & Telecommun. Res. Inst., Taejon, South Korea
fDate :
31 May-3 Jun 1998
Abstract :
A VLSI architecture for the multiple 1:N interpolation FIR filter is proposed for QPSK modulation in WLL (Wireless Local Loop). Multiple filters are operated synchronously and N outputs are generated in case of 1:N interpolation. But the architecture and the operating frequency are the same as those of single FIR filter architecture except having pipeline registers. Because of using a single architecture, the proposed architecture can be implemented with less chip area. The power consumption is not increased because its operating frequency is the same as that of single architecture. When N is 4, the four-output 1:4 interpolation filter is designed using VHDL logic synthesis. The number of gates and operating frequency are compared with those of transversal FIR filter design method and look-up table design method
Keywords :
FIR filters; VLSI; digital filters; digital radio; interpolation; logic design; pipeline processing; pulse shaping circuits; quadrature phase shift keying; radio equipment; table lookup; QPSK modulation; VHDL logic synthesis; VLSI architecture; chip area reduction; interpolation FIR filter design; multiple filters; pipeline registers; single FIR filter architecture; wireless local loop; Design methodology; Energy consumption; Finite impulse response filter; Frequency; Interpolation; Pipelines; Quadrature phase shift keying; Registers; Synchronous generators; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
DOI :
10.1109/ISCAS.1998.706923