DocumentCode :
2177244
Title :
Time constrained operation of systolic arrays
Author :
Aravena, J.L. ; Barbir, A.O.
Author_Institution :
Dept. of Electr. & Comput. Eng., Louisiana State Univ., Baton Rouge, LA, USA
fYear :
1989
fDate :
26-28 Mar 1989
Firstpage :
465
Lastpage :
469
Abstract :
Partial results of a research project concerning the behaviour of systolic arrays as a function of the number of compute cycles are presented. The array is viewed as a device implementing families of transformations. The transformation implemented are parameterized by the compute cycle. It is shown that arrays designed for a generic algorithm representation may be efficient for special cases. Some realizations can be evaluated in a reduced number of cycles. For real-time applications, the realizations may offer distinctive advantages in throughput. The use of these fast forms in optimal filter design is described. Linear algorithms are discussed in detail. Arrays for matrix multiplication are used as architectures for the evaluation. Conditions for the existence of fast realizations are established
Keywords :
cellular arrays; parallel algorithms; compute cycles; generic algorithm; matrix multiplication; optimal filter CAD; systolic arrays; Algorithm design and analysis; Application software; Computer architecture; Costs; Filters; Pipeline processing; Systolic arrays; Throughput; Time factors; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System Theory, 1989. Proceedings., Twenty-First Southeastern Symposium on
Conference_Location :
Tallahassee, FL
ISSN :
0094-2898
Print_ISBN :
0-8186-1933-3
Type :
conf
DOI :
10.1109/SSST.1989.72512
Filename :
72512
Link To Document :
بازگشت