• DocumentCode
    2178010
  • Title

    Improving the performance of an SOC design for network processing based on FPGA with PlanAhead

  • Author

    Li, Kang ; Lei, Li ; Guang, Qing ; Shi, Jiang-Yi ; Hao, Yue

  • Author_Institution
    Dept. Microelectron., Xidian Univ., Xi´´an, China
  • fYear
    2011
  • fDate
    9-11 Sept. 2011
  • Firstpage
    297
  • Lastpage
    300
  • Abstract
    The study in this paper is aimed at improving the performance of a network processor design (XDNP) based on a Virtex-4 FPGA by using the PlanAhead tool offered by XILINX. PlanAhead gives a unique visibility into the design. The tool can very quickly identify the critical path, and then supply hierarchical floorplanning to achieve faster timing closure. XDNP is targeted at networking applications requiring a high degree of flexibility, programmability, scalability and performance[3]. During this work Some design partitions, which are referred as physical blocks (Pblocks) are created to constrain critical circuitry within areas. By applying floorplanning techniques with PlanAhead, the system performance is optimized by 14%, while the run time decreases by 27.6% on the average.
  • Keywords
    circuit layout; field programmable gate arrays; integrated circuit design; system-on-chip; PlanAhead tool; SOC design; Virtex-4 FPGA; XILINX; hierarchical floorplanning; network processing; network processor design; Clocks; Delay; Field programmable gate arrays; Hardware; Optimization; Random access memory; XDNP; critical path; floorplan; pblock; timing closure;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electronics, Communications and Control (ICECC), 2011 International Conference on
  • Conference_Location
    Ningbo
  • Print_ISBN
    978-1-4577-0320-1
  • Type

    conf

  • DOI
    10.1109/ICECC.2011.6066640
  • Filename
    6066640