Title :
Analysis and mitigation of SEUs in ARM-based SoC on Xilinx Virtex-V SRAM-based FPGAs
Author :
Du, Boyang ; Desogus, Marco ; Sterpone, Luca
Author_Institution :
Department of Control and Computer Engineering, Politecnico di Torino, Torino, Italy
fDate :
June 29 2015-July 2 2015
Abstract :
Technology scaling enables the Field Programmable Gate Arrays (FPGAs) provide increasing computing power while remain low power consumption. Together with the high flexibility for application design and deployment, FPGAs have become popular even in safety- and mission-critical applications. Meanwhile, Commercial Off-The-Shelf (COTS) components are often used in system design to reduce time-to-market and development cost. In this paper, we are proposing a new method for the analysis and mitigation of Single Event Upsets (SEUs) on SRAM-based FPGAs. The method is based on an analytical analyzer algorithm able to accurately estimate the application error rate; furthermore, the same developed algorithm is able to implement mitigation rules. We present the radiation experiment results for analysis and mitigation of Single Event Upsets (SEUs) in an ARM-based SoC implemented on Xilinx Virtex-V FPGA demonstrating the feasibility of the analysis tool and the effectiveness of the mitigation method.
Keywords :
Error analysis; Field programmable gate arrays; Program processors; Reliability engineering; Single event upsets; FPGA; Radiation Experiment; Single Event Effects; SoPC;
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2015 11th Conference on
Conference_Location :
Glasgow, United Kingdom
DOI :
10.1109/PRIME.2015.7251378