DocumentCode :
2179244
Title :
Area-time tradeoffs in FIR digital filters with broadcast and pipelined designs
Author :
Kwai, Ding-Ming ; Parhami, Behrooz
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
Volume :
1
fYear :
1997
fDate :
3-6 Aug 1997
Firstpage :
449
Abstract :
Previous designs of programmable finite impulse response (FIR) digital filters have demonstrated that the use of broadcast input data and control can lead to a high performance cost ratio. As we move towards widespread utilization of submicron technologies, such an approach should be reexamined by taking the effect of interconnections into account. In this paper, we show that the contribution of interconnect delay to the cycle time is no longer negligible and will hamper the scalability of the broadcast design. As an alternative, we propose a fully pipelined design in which both data and control signals are restricted to local connections. One important feature of our design is that the data input port can be reused to deliver the coefficients. Hence, the coefficients can be loaded in bit-parallel form with no increase in the number of input pins
Keywords :
FIR filters; delays; digital filters; integrated circuit interconnections; pipeline processing; FIR digital filters; area-time tradeoffs; bit-parallel form; broadcast designs; data input port; fully pipelined design; interconnect delay; local connections; performance cost ratio; scalability; submicron technologies; Broadcast technology; Broadcasting; CMOS technology; Costs; Delay; Digital filters; Finite impulse response filter; Integrated circuit technology; Registers; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1997. Proceedings of the 40th Midwest Symposium on
Conference_Location :
Sacramento, CA
Print_ISBN :
0-7803-3694-1
Type :
conf
DOI :
10.1109/MWSCAS.1997.666131
Filename :
666131
Link To Document :
بازگشت