Title :
Settling time minimization in PLL frequency synthesizers
Author :
Min, Mart ; Männama, Vello ; Paavle, Toivo
Author_Institution :
Dept. of Electron., Tallinn Tech. Univ., Estonia
Abstract :
To minimize the frequency settling time, an attempt to optimize the parameters of the 3rd order PLL frequency synthesizer (FS) is described in this paper. Using the quasi-continuous analysis, the analytical expressions for calculating the suboptimal ratios of parameters for the loop filter are derived, expecting the linear transfer characteristic of phase-frequency detector (PFD), and constant gain of the voltage controlled oscillator (VCO). The proposed analytical results can serve as the basis for optimizing the low pass filter (LPF) parameters to ensure the fastest frequency switching process in the PLL FS at a predicted value of the residual frequency error. For practical use, the impact of parameter tolerances to the actual settling time is considered. It is shown that the minimum settling time is considerably sensitive to the values of the LPF component parameters.
Keywords :
frequency synthesizers; low-pass filters; network parameters; phase detectors; phase locked loops; voltage-controlled oscillators; PLL frequency synthesizers; constant gain; frequency settling time; frequency switching process; linear transfer characteristic; loop filter; low pass filter; parameter tolerances; phase-frequency detector; quasi-continuous analysis; residual frequency error; settling time minimization; suboptimal ratios; voltage controlled oscillator; Charge pumps; Cutoff frequency; Feedback; Frequency conversion; Frequency synthesizers; Low pass filters; Phase detection; Phase frequency detector; Phase locked loops; Voltage-controlled oscillators;
Conference_Titel :
Circuits and Systems for Communications, 2002. Proceedings. ICCSC '02. 1st IEEE International Conference on
Print_ISBN :
5-7422-0260-1
DOI :
10.1109/OCCSC.2002.1029117