DocumentCode :
2183150
Title :
Nonlinear thermo-mechanical analysis of TSV interposer filling with solder, Cu and Cu-cored solder
Author :
He, Ran ; Wang, Huijuan ; Zhou, Jing ; Guo, Xueping ; Yu, Daquan ; Wan, Lixi
Author_Institution :
Inst. of Microelectron., Beijing, China
fYear :
2011
fDate :
8-11 Aug. 2011
Firstpage :
1
Lastpage :
4
Abstract :
The coefficient of thermal expansion (CTE) of metal (e.g., copper, tungsten and solder) filled in through silicon via (TSV) is a few times higher than that of silicon. Thus, when the metal filled TSV is subjected to temperature loadings, there is a very large local thermal expansion mismatch between the metal and the silicon/dielectric (e.g., SiO2), which will create very large stresses at the interfaces between the metal and the silicon and between the metal and the dielectric. These stresses can be high enough to introduce delamination between the interfaces. In this paper, we present a Cu-cored solder via filling method to form a low-resistance via interconnect. The initial results with the Cu-cored solder via filling are reported. This method offers a rapid, low-cost process for TSV manufacturing. The thermo-mechanical analysis of TSV interposer via filling with solder, Cu and Cu-cored solder were studied to understand the reliability issues in using different filling materials. The nonlinear thermal stresses at the interfaces between the copper, solder, silicon, and dielectric have been determined for a wide-range of aspect ratios (of the interposer height and the TSV diameter).
Keywords :
copper alloys; filling; integrated circuit interconnections; integrated circuit manufacture; integrated circuit reliability; soldering; solders; thermal stresses; three-dimensional integrated circuits; CTE; Cu; TSV interposer filling method; TSV manufacturing; coefficient of thermal expansion; metal filled TSV; nonlinear thermal stresses; nonlinear thermomechanical analysis; reliability; silicon-dielectric; solders; Copper; Filling; Packaging; Silicon; Stress; Thermal stresses; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology and High Density Packaging (ICEPT-HDP), 2011 12th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4577-1770-3
Electronic_ISBN :
978-1-4577-1768-0
Type :
conf
DOI :
10.1109/ICEPT.2011.6066824
Filename :
6066824
Link To Document :
بازگشت