DocumentCode :
2184245
Title :
Accurate logic-level power simulation using glitch filtering and estimation
Author :
Tsai, Wei-Chang ; Shung, C. Bernad ; Wang, Deborah C.
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
1996
fDate :
18-21 Nov 1996
Firstpage :
314
Lastpage :
317
Abstract :
A power estimation tool is required to be faster and more accurate when the power consumption is the chief concern during chip design. A logic-level simulator is a good choice for estimating the power consumption of a chip design. In this paper we attempt to improve the accuracy of a logic-level simulator using glitch filtering and estimation techniques. We use the logic-level simulator to filter some glitches and estimate the glitch power. We use slope of transition and the time interval of two consecutive transitions to decide whether these transitions are partial glitches or full transitions. We estimate the transition power of each transition event and summed them. The power simulation error is reduced from 35.8% to 7.9% referring to the Spice simulation
Keywords :
SPICE; circuit analysis computing; estimation theory; integrated circuit design; logic CAD; Spice simulation; chip design; glitch filtering; glitch power estimation; logic-level power simulation; power consumption; power estimation tool; Chip scale packaging; Circuit simulation; Delay; Energy consumption; Filtering; Filters; Hardware design languages; Large scale integration; Logic design; Space vector pulse width modulation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996., IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-3702-6
Type :
conf
DOI :
10.1109/APCAS.1996.569279
Filename :
569279
Link To Document :
بازگشت