DocumentCode :
2184300
Title :
A high-speed arbitration scheme for an input buffering ATM switch architecture
Author :
Jung-Hoon, Paik ; Youn-Oh, Jung ; Chae-Tak, Lim
Author_Institution :
Dept. of Radio Commun., Doowon Tech. Coll., South Korea
fYear :
1996
fDate :
18-21 Nov 1996
Firstpage :
326
Lastpage :
329
Abstract :
This paper proposes a high-speed arbitration scheme featuring high flexibility to bursty traffic for an input buffering ATM switch architecture and its hardware strategy. The arbitration sequence is given based on the threshold of the occupancy of the input buffer. The hardware strategy for the proposed policy is presented with the aim of simplifying the structure. The performance of the average buffer size of the proposed policy is performed and compared with the conventional scheme under bursty traffic conditions through simulation
Keywords :
B-ISDN; asynchronous transfer mode; electronic switching systems; telecommunication traffic; bursty traffic; hardware strategy; high-speed arbitration scheme; input buffering ATM switch architecture; Asynchronous transfer mode; Circuits; Energy consumption; Fluctuations; Hardware; Signal generators; Switches; Telecommunication traffic; Throughput; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996., IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-3702-6
Type :
conf
DOI :
10.1109/APCAS.1996.569282
Filename :
569282
Link To Document :
بازگشت