DocumentCode :
2185061
Title :
A High Performance and Programmable Decoder VLSI for Structured LDPC Codes
Author :
Yokokawa, Takashi ; Shinya, Osamu ; Shinohara, Yui ; Miyauchi, Toshiyuki
Author_Institution :
Sony Corp., Tokyo
fYear :
2006
fDate :
Oct. 18 2006-Sept. 20 2006
Firstpage :
370
Lastpage :
375
Abstract :
We have developed a high performance and programmable LDPC decoder VLSI for decoding structured LDPC codes. In this paper, the architecture of the decoder and the structured parity check matrices are described along with the quantization method. We adopt floating point (FP) quantization method in check node processors so as to shrink down the complexity of look up tables (LUTs) of the Gallager function, and avoid performance degradation. Finally, simulation results show that the FP quantization method achieves high performance for wide range of code rates
Keywords :
VLSI; decoding; matrix algebra; parity check codes; Gallager function; check node processors; decoding; floating point quantization method; look up tables; parity check matrices; programmable decoder VLSI; structured LDPC codes; Belief propagation; Degradation; Digital video broadcasting; Hardware; Iterative decoding; Parity check codes; Quantization; Sparse matrices; Table lookup; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Information Technologies, 2006. ISCIT '06. International Symposium on
Conference_Location :
Bangkok
Print_ISBN :
0-7803-9741-X
Electronic_ISBN :
0-7803-9741-X
Type :
conf
DOI :
10.1109/ISCIT.2006.340067
Filename :
4141578
Link To Document :
بازگشت