Title :
An 8-bit 70-MHz CMOS digital-to-analog converter with two-stage current cell matrix structure
Author :
Kim, Ji Hyun ; Yoon, Kwang Sub
Author_Institution :
Dept. of Electron. Eng., Inha Univ., Inchon, South Korea
Abstract :
This paper describes an 8-bit 70-MHz CMOS digital to analog converter (DAC) with two stage current cell matrix structure which is composed of a 4 MSB current matrix stage and a 4 LSB current matrix stage. The two stage current cell matrix architecture allows the designed DAC to reduce not only the complexity of the decoding logic, but also the number of current sources. Fast settling time and low power consumption of the DAC are achieved by utilizing the proposed architecture. The simulation results show that the maximum conversion rate is 70 MHz, the power dissipation is 24.5 mW with a single power supply of 3.3 V, and the chip size is 0.8 mm×1.0 mm for a CMOS 1.5 μm n-well technology
Keywords :
CMOS integrated circuits; decoding; digital-analogue conversion; 1.5 micron; 24.5 mW; 3.3 V; 70 MHz; 8 bit; CMOS DAC; CMOS n-well technology; D/A convertor; current sources; decoding logic; digital-to-analog converter; low power consumption; two-stage current cell matrix structure; Analog-digital conversion; CMOS logic circuits; CMOS technology; Decoding; Digital-analog conversion; Logic circuits; Matrix converters; Power dissipation; Resistors; Voltage;
Conference_Titel :
Circuits and Systems, 1996., IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-3702-6
DOI :
10.1109/APCAS.1996.569301