Title :
A Low Power 2.5 Gbps 1:32 Deserializer in SiGe BiCMOS Technology
Author :
Tobajas, F. ; Esper-Chaín, R. ; Regidor, R. ; Santana, O. ; Sarmiento, R.
Author_Institution :
Inst. Univ. de Microelectron. Aplicada, Las Palmas de Gran Canaria Univ.
Abstract :
In this paper, the implementation of a 2.5 Gbps 1:32 deserializer in SiGe BiCMOS technology using standard cells and ECL bipolar circuits in order to minimize power consumption, is presented. The deserializer is composed of two main circuits: a demultiplexer and a clock distribution network. The architecture of the demultiplexer is based on a tree structure which allows using CMOS technology for low-speed stages. Clock signals are generated by the clock distribution network which is formed by static frequency dividers. In order to adapt both logic families, an ECL to CMOS converter was designed. High-speed ECL circuits were implemented full-custom with Cadence Virtuoso whereas standard cells were used for CMOS circuits were designed with Silicon Ensemble. Functionality has been verified through post-layout simulations performed in all technology´s corner cases. The final IC has an area of 700 mum times 1045 mum and a total power consumption of 300 mW approximation
Keywords :
BiCMOS integrated circuits; clocks; frequency dividers; low-power electronics; multiplexing equipment; network topology; 1045 micron; 2.5 Gbit/s; 300 mW; 700 micron; BiCMOS technology; CMOS technology; ECL bipolar circuits; ECL-CMOS converter; SiGe; clock distribution network; clock signals; demultiplexer; high-speed ECL circuits; low power deserializer; power consumption; static frequency dividers; tree structure; BiCMOS integrated circuits; CMOS logic circuits; CMOS technology; Clocks; Energy consumption; Frequency conversion; Germanium silicon alloys; Signal generators; Silicon germanium; Tree data structures;
Conference_Titel :
Design and Diagnostics of Electronic Circuits and systems, 2006 IEEE
Conference_Location :
Prague
Print_ISBN :
1-4244-0185-2
DOI :
10.1109/DDECS.2006.1649564