DocumentCode :
2186809
Title :
IO buffer for high performance, low-power application
Author :
Shor, Joseph S. ; Afek, Yachin ; Engel, Eytan
Author_Institution :
Motorola Semicond. Israel Ltd., Herzlia, Israel
fYear :
1997
fDate :
5-8 May 1997
Firstpage :
595
Lastpage :
598
Abstract :
An IO buffer architecture is shown which provides fast output transitions as well as efficient voltage level shifting from the chip interior. The buffer contains a feedback circuit which damps ringing associated with supply bounce. Fast voltage converters are demonstrated which allow the core to operate at a lower voltage (1.8 V), without significant delay penalties on the IO (at 3.6 V). These novel circuits are important for high performance, low power applications, such as wireless DSPs
Keywords :
CMOS logic circuits; buffer circuits; circuit feedback; convertors; 1.8 to 3.6 V; CMOS logic; IO buffer architecture; fast voltage converters; feedback circuit; low-power application; ringing damping; supply bounce; voltage level shifting; CMOS logic circuits; CMOS technology; Capacitance; Delay; Digital signal processing; Feedback circuits; Inverters; Pins; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1997., Proceedings of the IEEE 1997
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-3669-0
Type :
conf
DOI :
10.1109/CICC.1997.606696
Filename :
606696
Link To Document :
بازگشت