DocumentCode :
2187141
Title :
Synthesis of folded multi-dimensional DSP systems
Author :
Sundararajan, V. ; Parhi, Keshab
Author_Institution :
Dept. ECE, Minnesota Univ., MN, USA
Volume :
2
fYear :
1998
fDate :
May 31 1998-June 3 1998
Firstpage :
433
Abstract :
In this paper a novel multi-dimensional (MD) folding transformation technique is formalized which can be used to synthesize control circuits for pipelined architectures which implement a specific class of MD DSP algorithms. Feasibility constraints are derived for folding a 2-D single rate data-flow graph (DFG) onto an available set of hardware functional units according to a given schedule. Retiming is introduced as a tool to facilitate feasibility of the folding constraints and minimization of the storage requirements for the folded architecture. We also derive expressions for the exact storage requirements for the folded architecture. Detailed design example of a non-separable 2-D IIR filter is provided.
Keywords :
IIR filters; VLSI; circuit CAD; data flow graphs; digital signal processing chips; high level synthesis; integrated circuit design; pipeline processing; timing; two-dimensional digital filters; 2D single rate data-flow graph; DFG folding; DSP algorithms; control circuits synthesis; folded architecture; folded multi-dimensional DSP systems; nonseparable 2D IIR filter; pipelined architectures; retiming; storage requirements; Algorithm design and analysis; Buildings; Circuit synthesis; Delay; Digital signal processing; Hardware; IIR filters; Image processing; Military computing; Minimization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
Type :
conf
DOI :
10.1109/ISCAS.1998.706969
Filename :
706969
Link To Document :
بازگشت