DocumentCode :
2187302
Title :
The interconnect bottleneck in multi-GHz processors; new opportunities for hybrid electrical/optical solutions
Author :
Cangellaris, Andreas C.
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
fYear :
1998
fDate :
15-17 Jun 1998
Firstpage :
96
Lastpage :
103
Abstract :
The semiconductor industry appears to be confident that, even without any major breakthroughs in photolithography, it will be able to achieve device feature sizes in the order of 100 nm by the year 2006. This reduction in feature size implies significantly higher device switching speeds and faster circuits. More specifically, microprocessors with 3 GHz on-chip clock frequency are within reach by the year 2006. The only obstacle to such an impressive level of performance, both across the chip and beyond the chip at the system level, is the availability of an interconnection network of unprecedented complexity and capable of supporting multi-GHz-bandwidth, distortion- and interference-free propagation both on-chip and off-chip. This interconnect bottleneck to multi-GHz processor realization is examined in this paper The emphasis is on the evaluation of the most promising and cost-effective electrical ways of overcoming this bottleneck. It is argued that some of these potential solutions involve technologies that are compatible with on-going developments in optical interconnects. Thus, an opportunity is identified for bringing together electrical and optical interconnect technologies at a level in the integration hierarchy where traditionally optics is considered to be at a disadvantage, namely, at the chip and chip-to-package interconnect level
Keywords :
electro-optical devices; multiprocessor interconnection networks; optical interconnections; chip-to-package interconnect; interconnect bottleneck; interconnection network; optical interconnects; Availability; Clocks; Electronics industry; Frequency; Integrated circuit interconnections; Lithography; Microprocessors; Multiprocessor interconnection networks; Optical interconnections; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Massively Parallel Processing, 1998. Proceedings. Fifth International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-8186-8572-7
Type :
conf
DOI :
10.1109/MPPOI.1998.682132
Filename :
682132
Link To Document :
بازگشت