DocumentCode :
2187992
Title :
An FPGA implementation of low-latency video transmission system using lossless and near-lossless line-based compression
Author :
Inatsuki, Takahiro ; Matsuura, Masato ; Morinaga, Kosuke ; Tsutsui, Hiroshi ; Miyanaga, Yoshikazu
Author_Institution :
Graduate School of Information Science and Technology, Hokkaido University, Kita-14, Nishi-9, Kita-ku, Sapporo, 060-0814, Japan
fYear :
2015
fDate :
21-24 July 2015
Firstpage :
1062
Lastpage :
1066
Abstract :
In this paper, we present an FPGA implementation of low-latency video transmission system. The proposed system is capable of lossless video transmission using line-based compression. Assuming transmission over wireless communication channel where the data throughput dynamically changes, our system supports lossless to near-lossless scalable compression. According to the FPGA implementation result, we confirmed that our system can archive 45% of data reduction in average and can be implemented using 14,777 slice LUTs and 4,343 slice registers.
Keywords :
Field programmable gate arrays; Hardware; Image coding; Propagation losses; Receivers; Registers; Transmitters; FPGA implementation; line-based architecture; lossless video compression; near-lossless video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Signal Processing (DSP), 2015 IEEE International Conference on
Conference_Location :
Singapore, Singapore
Type :
conf
DOI :
10.1109/ICDSP.2015.7252041
Filename :
7252041
Link To Document :
بازگشت