Title :
A NUCA model for embedded systems cache design
Author :
Foglia, Pierfrancesco ; Mangano, Daniele ; Prete, Cosimo Antonio
Author_Institution :
Dipt. di lngegneria dell´´Informazione, Universita di Pisa, Italy
Abstract :
Embedded applications require high performance processors integrating fast and low-power cache. Dynamic non-uniform cache architectures (D-NUCA) have been proposed to overcome the performance limit introduced by wire delays when designing large cache. In this paper, we propose alternative designs of D-NUCA cache, namely triangular D-NUCA cache, to reduce power consumption and silicon area occupancy of D-NUCA cache. We compare the performances of triangular D-NUCA cache with conventional rectangular organization. Results show that our approach is particular useful in the embedded applications domain, as it permits the utilization of half-sized NUCA cache with performance improvements.
Keywords :
cache storage; embedded systems; integrated circuit design; memory architecture; dynamic nonuniform cache architectures; embedded systems cache design; power consumption reduction; silicon area reduction; triangular D-NUCA cache; Communication system security; Computer applications; Delay; Embedded system; Energy consumption; Geometry; Silicon; Speech recognition; Switches; Wire;
Conference_Titel :
Embedded Systems for Real-Time Multimedia, 2005. 3rd Workshop on
Print_ISBN :
0-7803-9347-3
DOI :
10.1109/ESTMED.2005.1518068