DocumentCode :
2189106
Title :
Design and Analysis of LDPC Decoders for Software Defined Radio
Author :
Seo, Sangwon ; Mudge, Trevor ; Zhu, Yuming ; Chakrabarti, Chaitali
Author_Institution :
Advanced Computer Architecture Laboratory, University of Michigan at Ann Arbor, swseo@umich.edu
fYear :
2007
fDate :
17-19 Oct. 2007
Firstpage :
210
Lastpage :
215
Abstract :
Low Density Parity Check (LDPC) codes are one of the most promising error correction codes that are being adopted by many wireless standards. This paper presents a case study for a scalable LDPC decoder supporting multiple code rates and multiple block sizes on a software defined radio (SDR) platform. Since technology scaling alone is not sufficient for current SDR architectures to meet the requirements of the next generation wireless standards, this paper presents three techniques to improve the throughput performance. The techniques are use of data path accelerators, addition of memory units and addition of a few assembly instructions. The proposed LDPC decoder implementation achieved 30.4 Mbps decoding throughput for the n=2304 and R=5/6 LDPC code outlined in the IEEE 802.16e standard.
Keywords :
Assembly; Bipartite graph; Code standards; Computer architecture; Iterative decoding; Parity check codes; Pipelines; Software radio; Throughput; Wireless application protocol; LDPC; Min-sum iterative decoding; SDR; SIMD; SODA;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2007 IEEE Workshop on
Conference_Location :
Shanghai, China
ISSN :
1520-6130
Print_ISBN :
978-1-4244-1222-8
Electronic_ISBN :
1520-6130
Type :
conf
DOI :
10.1109/SIPS.2007.4387546
Filename :
4387546
Link To Document :
بازگشت