DocumentCode :
2189533
Title :
High-performance VLSI architecture for three-dimensional instrumentation based on a new concurrent memory-access scheme
Author :
Lee, Seunghwan ; Hariyama, Masanori ; Kameyama, Michitaka
Author_Institution :
Dept. of Comput. & Math. Sci., Tohoku Univ., Sendai, Japan
fYear :
1996
fDate :
18-21 Nov 1996
Firstpage :
500
Lastpage :
503
Abstract :
A high-performance VLSI architecture for 3-D instrumentation has been proposed based on a new concurrent memory access scheme. The key concept of this architecture is to reduce the number of pixel values to be retrieved and the time required in retrieving pixel values. Accordingly, the time required for the calculation of the mean-absolute difference (MAD) function is reduced and operations that involve memory access are calculated in parallel by a 2-D PE array in the MAD calculation unit (MADU)
Keywords :
VLSI; digital signal processing chips; image matching; instrumentation; integrated memory circuits; memory architecture; VLSI architecture; block matching algorithm; concurrent memory-access; corresponding point; mean-absolute difference function; processor element array; three-dimensional instrumentation; time-varying image; Charge coupled devices; Charge-coupled image sensors; Instruments; Memory management; Pixel; Robot kinematics; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996., IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-3702-6
Type :
conf
DOI :
10.1109/APCAS.1996.569323
Filename :
569323
Link To Document :
بازگشت