Title :
Array architecture and design for image window operation processing ASICs
Author :
Li, Dongju ; Jiang, Li ; Isshiki, Tsuyoshi ; Kunieda, Hiroaki
Author_Institution :
Dept. of Electr. & Electron. Eng., Tokyo Inst. of Technol., Japan
fDate :
31 May-3 Jun 1998
Abstract :
In this paper, we present a novel architecture named as Window-MSPA architecture which targets window operations in image processing, as an extension of MSPA architecture. We have previously developed a memory sharing processor array (MSPA) for fast array processing with regular iterative algorithms. Window-MSPA consists of Window-PEs which performs window operations. It minimizes the data I/O ports and the number of Window-PEs. The image data input scheme is restricted to row by row input lines which simplifies the I/O architecture. Under this practical I/O restriction, the fastest processings are achieved. The architecture can be used for not only conventional image filtering, but practical window operations such as motion vector search in MPEG2. The derived architecture is flexible enough to adjust user´s requirements for either area or speed
Keywords :
application specific integrated circuits; iterative methods; motion estimation; parallel architectures; ASICs; MPEG2; Window-MSPA architecture; area; array architecture; data I/O ports; image filtering; image window operation; iterative algorithms; memory sharing processor array; motion vector search; row by row input lines; speed; Application specific integrated circuits; Broadcasting; Costs; Design methodology; Filtering; Hardware; Image processing; Iterative algorithms; Memory; Pixel;
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
DOI :
10.1109/ISCAS.1998.706979