• DocumentCode
    2190293
  • Title

    Comparative study and analysis of area and power parameters for hardware multipliers

  • Author

    Srinivasan, S V ; Ajay, Arathi

  • Author_Institution
    Department of Electrical and Electronics Engineering, BITS Pilani, Dubai Campus, UAE
  • fYear
    2015
  • fDate
    24-25 Jan. 2015
  • Firstpage
    1
  • Lastpage
    5
  • Abstract
    This paper involves the comparative study and analysis of area and power parameters for hardware multipliers namely, Booth Multiplier, Wallace Tree Multiplier, Booth-encoded Wallace Tree Multiplier and Vedic Multiplier. The various advantages and disadvantages of these multipliers are analyzed in terms of their performance parameters using design vision tool from Synopsys, Inc. The tool utilizes 90 nanometer technology file SAED_SDK90nm to design and study the circuitry at generic technology level and gate level. The algorithms of these multipliers are coded to hardware description language (HDL) programming. The net list generates the area and power report during the process of gate level synthesis.
  • Keywords
    Adders; Algorithm design and analysis; Complexity theory; Generators; Hardware; Signal processing algorithms; Analysis; Multipliers; Performance parameters; Technology; nanotechnology;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Electrical, Electronics, Signals, Communication and Optimization (EESCO), 2015 International Conference on
  • Conference_Location
    Visakhapatnam, India
  • Print_ISBN
    978-1-4799-7676-8
  • Type

    conf

  • DOI
    10.1109/EESCO.2015.7253645
  • Filename
    7253645