DocumentCode :
2190342
Title :
Analysis of Time-to-Digital Converter to design a low power All Digital Phase Locked Loop
Author :
Sathish Kumar T.M. ; Periasamy P.S. ; Nandhini G.
Author_Institution :
Dept. of ECE, K.S.R College of Engineering, Namakkal, Tamil Nadu, India
fYear :
2015
fDate :
24-25 Jan. 2015
Firstpage :
1
Lastpage :
5
Abstract :
A low power All Digital Phase Locked Loop (ADPLL) have become more attractive because they yield better testability, programmability, stability, and portability over different processes and the ADPLL has better noise immunity. All Digital Phase Locked Loop for digital system clock generation is widely studied to replace the traditional analog PLL. The goal of the Time-to-Digital Converter TDC is to measure the time difference between the rising edges of the signals. Time-to-Digital Converter (TDC) has been integrated in ADPLL to replace the analog charge pump. TDC with delay latch chain has been proposed to compare phase error between the reference clock and the feedback divided clock such design is for low power consumption. ADPLL designed via a vernier TDC with delay latch chain has been fabricated and the corresponding power consumed is 6.77 mW from a 1.8 V supply.
Keywords :
Delay lines; Delays; Frequency conversion; Latches; Logic gates; Phase frequency detector; Phase locked loops; All digital phase locked loop(ADPLL); delay latch; time-to-digital converter(TDC); vernier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical, Electronics, Signals, Communication and Optimization (EESCO), 2015 International Conference on
Conference_Location :
Visakhapatnam, India
Print_ISBN :
978-1-4799-7676-8
Type :
conf
DOI :
10.1109/EESCO.2015.7253647
Filename :
7253647
Link To Document :
بازگشت