Title :
PMCNOC: A Pipelining Multi-Channel Central Caching Network-on-Chip Communication Architecture Design
Author :
Wang, Nan ; Sanusi, Azeez ; Zhao, Peiyi ; Mohamed, Shaheen ; Bayoumi, Magdy A.
Author_Institution :
The Center for Advanced Computer Studies, University of Louisiana at Lafayette
Abstract :
As technology scales toward deep submicron, the integration of a large number of IP blocks on the same silicon die is becoming realistic. Network-on-chip (NOC) architectures have been recently proposed as a promising solution for the increasing complex on-chip communication problems. This paper presents a new NOC switch architecture, Pipelining Multi-channel Central Caching NOC (PMCNOC) to offer an efficient way to increase the system throughput and reduce communication latencies. The problem of head-of-lines and deadlocks has been significantly alleviated. We have shown through experimentation that the new proposed architecture not only exhibits hardware simplicity, but also significantly increases overall system performance.
Keywords :
Communication switching; Delay; Hardware; Network-on-a-chip; Pipeline processing; Silicon; Switches; System performance; System recovery; Throughput;
Conference_Titel :
Signal Processing Systems, 2007 IEEE Workshop on
Conference_Location :
Shanghai, China
Print_ISBN :
978-1-4244-1222-8
Electronic_ISBN :
1520-6130
DOI :
10.1109/SIPS.2007.4387596