Title :
A Quality Scalable H.264/AVC Baseline Intra Encoder for High Definition Video Applicaitons
Author :
Chang, Chun-Hao ; Chen, Jia-Wei ; Chang, Hsiu-Cheng ; Yang, Yao-Chang ; Wang, Jinn-Shyan ; Guo, Jiun-In
Author_Institution :
Department of Computer Science and Information Engineering, National Chung-Cheng University, cch90u@cs.ccu.edu.tw
Abstract :
In this paper, we propose a quality scalable H.264/AVC baseline intra encoder with two hardware sharing mechanisms and three timing optimizing schemes. The proposed hardware sharing schemes share the common terms among intra prediction of different modes to reduce the hardware cost. The proposed timing optimizing schemes are used to improve the data throughput rate. The proposed design supports different clock rates of 26/33/47 MHz and 70/85 MHz to encode SD and HD720 video sequences with 30fps respectively with different qualities. According to a 0.13¿m CMOS technology, the proposed design costs 170K gates and 4.43 KB of internal SRAM at clock rate of 130MHz.
Keywords :
Automatic voltage control; CMOS technology; Clocks; Costs; Hardware; High definition video; Random access memory; Throughput; Timing; Video sequences; H.264/AVC; Intra Encoder; Quality Scalable;
Conference_Titel :
Signal Processing Systems, 2007 IEEE Workshop on
Conference_Location :
Shanghai, China
Print_ISBN :
978-1-4244-1222-8
Electronic_ISBN :
1520-6130
DOI :
10.1109/SIPS.2007.4387602