DocumentCode :
21906
Title :
A 14 nm FinFET 128 Mb SRAM With V _{\\rm MIN} Enhancement Techniques for Low-Power Applications
Author :
Taejoong Song ; Woojin Rim ; Jonghoon Jung ; Giyong Yang ; Jaeho Park ; Sunghyun Park ; Yongho Kim ; Kang-Hyun Baek ; Sanghoon Baek ; Sang-Kyu Oh ; Jinsuk Jung ; Sungbong Kim ; Gyuhong Kim ; Jintae Kim ; YoungKeun Lee ; Sang-Pil Sim ; Jong Shik Yoon ; Kyu
Author_Institution :
Samsung Electron. Co., Ltd., Hwasung, South Korea
Volume :
50
Issue :
1
fYear :
2015
fDate :
Jan. 2015
Firstpage :
158
Lastpage :
169
Abstract :
Two 128 Mb dual-power-supply SRAM chips are fabricated in a 14 nm FinFET technology. A 0.064 μm2 and a 0.080 μm2 6T SRAM bitcells are designed for high-density (HD) and high-performance (HP) applications. To improve VMIN of the high-density SRAM, a negative bitline scheme (NBL) is adopted as a write-assist technique. Then, the disturbance-noise reduction (DNR) scheme is proposed as a read-assist circuit to improve the VMIN of the high-performance SRAM. The 128 Mb 6T-HD SRAM test-chip is fully demonstrated featuring 0.50 VMIN with 200 mV improvement by NBL, and 0.47 VMIN for the 128 Mb 6T-HP with 40 mV improvement by the DNR. Improved VMIN reduces 45.4% and 12.2% power-consumption of the SRAM macro with the help of each assist circuit, respectively.
Keywords :
MOSFET; SRAM chips; integrated memory circuits; low-power electronics; FinFET; SRAM; disturbance noise reduction; enhancement technique; high-density applications; high-performance applications; low-power applications; negative bitline scheme; read assist circuit; size 14 nm; storage capacity 128 Mbit; voltage 0.5 V; voltage 200 mV; write assist technique; Circuit stability; FinFETs; Noise; Random access memory; System-on-chip; Timing; 14 nm FinFET; Disturbance-noise reduction; SRAM; assist; low-power; low-voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2014.2362842
Filename :
6942225
Link To Document :
بازگشت