DocumentCode
2190976
Title
Register File Reliability Analysis Through Cycle-Accurate Thermal Emulation
Author
Ayala, José L. ; Valle, Pablo G Del ; Atienza, David
Author_Institution
Dept. de Arquitectura de Comput., Autom. Univ. Complutense de Madrid, Madrid, Spain
fYear
2008
fDate
21-23 Jan. 2008
Firstpage
61
Lastpage
66
Abstract
Continuous transistor scaling due to improvements in CMOS devices and manufacturing technologies is increasing processor power densities and temperatures; thus, creating challenges when trying to maintain manufacturing yield rates and devices which will be reliable throughout their lifetime. New microarchitectures require new reliability-aware design methods that can face these challenges without significantly increasing cost and performance. In this paper we present a complete analysis of reliability for the register file architecture of the Leon 3 processor. The analysis conducted is supported by the use of an accurate HW/SW FPGA-based emulation platform that enables a complete design space exploration of thermal and reliability metrics during the execution of an extended set of benchmarks, in a very limited amount of time. The effect of various compiler optimizations and register assignments on the reliability of the register file is then analyzed. Our results quantify the respective effects of these different factors and enable us to design a reliability-aware register file assignment policy that consistently improves the Mean-Time-To-Failure figure (20% on average) for the various types of applications.
Keywords
CMOS integrated circuits; field programmable gate arrays; hardware-software codesign; integrated circuit design; integrated circuit reliability; microprocessor chips; thermal management (packaging); CMOS devices; HW/SW FPGA-based emulation platform; Leon 3 processor; compiler optimizations; continuous transistor scaling; cycle-accurate thermal emulation; mean-time-to-failure figure; processor power densities; processor temperature; register file architecture; register file reliability analysis; reliability metrics; reliability-aware design methods; thermal metrics; CMOS process; CMOS technology; Costs; Design methodology; Emulation; Maintenance; Manufacturing processes; Microarchitecture; Registers; Temperature; register file; reliability; thermal emulation;
fLanguage
English
Publisher
ieee
Conference_Titel
Innovative Architecture for Future Generation High-Performance Processors and Systems (IWIA), 2008 International Workshop on
Conference_Location
Hilo, HI
ISSN
1537-3223
Print_ISBN
978-1-4244-6465-4
Electronic_ISBN
1537-3223
Type
conf
DOI
10.1109/IWIA.2008.7
Filename
5453554
Link To Document