DocumentCode :
2191102
Title :
High-level area estimation [logic design]
Author :
Büyüksahin, Kavel M. ; Najm, Farid N.
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
fYear :
2002
fDate :
2002
Firstpage :
271
Lastpage :
274
Abstract :
Early power estimation requires one to estimate the area (gate count) of a design from a high-level description. We propose a method to do this that makes use of the concept of Boolean networks (BN) and introduces an invariant area complexity measure which captures the gate-count requirement of a design. The method can be adapted to be used at different points on the area/delay tradeoff curve, with different synthesizer/mapper tools, and different target gate libraries. The area model is experimentally verified and tested using a number of ISCAS and MCNC benchmark circuits and two different target cell libraries, on two different synthesis systems.
Keywords :
Boolean functions; circuit CAD; circuit complexity; high level synthesis; integrated circuit design; integrated circuit modelling; invariance; performance evaluation; BN concept; Boolean networks; CAD tools; ISCAS/MCNC benchmark circuits; area/delay tradeoff curve; design aids; design gate count estimation; high-level area estimation method for logic design; high-level descriptions; invariant area complexity measure; logic design high-level area estimation method; power estimation; synthesis systems; synthesizer/mapper tools; target gate libraries; Area measurement; Circuit synthesis; Circuit testing; Delay; Design automation; Libraries; Network synthesis; Process design; Synthesizers; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design, 2002. ISLPED '02. Proceedings of the 2002 International Symposium on
Print_ISBN :
1-5811-3475-4
Type :
conf
DOI :
10.1109/LPE.2002.146753
Filename :
1029619
Link To Document :
بازگشت