Title :
Efficient analog circuit modeling by Boolean logic operations
Author :
Qi, Zhenyu ; Tan, Sheldon X D ; Liu, Pu
Author_Institution :
Dept. of Electr. Eng., California Univ., Riverside, CA, USA
Abstract :
In this paper, we propose a novel symbolic analysis method for analog behavioral modeling by Boolean logic operations and graph representation. The exact symbolic analysis problem is formulated as a logic circuit synthesis problem where we build a logic circuit, which detects whether or not a given symbolic term is a valid product term from a determinant. The logic circuit is represented by binary decision diagrams (BDDs), which can be trivially transformed into zero-suppressed binary decision diagrams (ZBDDs). ZBDDs are essentially determinant decision diagrams (DDDs) representation of a determinant. The significance of the new method is that all product terms can be constructed implicitly and simultaneously, in contrast to all previous symbolic analysis methods where symbolic terms are generated explicitly and sequentially by Laplace expansion or topological methods. We further apply the logic synthesis idea to generating symbolic coefficients of s-expanded polynomials and present a method to compute coefficients individually and selectively. Our new approach demonstrates an inherent relationship between circuit simulation and logic synthesis for the first time. Experimental results show the speedup of our new method over the existing flat method and its greater capacity over both existing flat and hierarchical symbolic analyzers.
Keywords :
Boolean algebra; analogue circuits; binary decision diagrams; graph theory; logic circuits; BDD; Boolean logic operation; Laplace expansion; analog circuit modeling; circuit simulation; determinant decision diagram; graph representation; logic circuit synthesis; s-expanded polynomial; symbolic analysis method; zero-suppressed binary decision diagram; Algorithm design and analysis; Analog circuits; Boolean functions; Circuit simulation; Circuit stability; Circuit synthesis; Data structures; Logic circuits; Performance gain; Polynomials;
Conference_Titel :
Behavioral Modeling and Simulation Workshop, 2005. BMAS 2005. Proceedings of the 2005 IEEE International
Print_ISBN :
0-7803-9352-X
DOI :
10.1109/BMAS.2005.1518191