DocumentCode :
2191401
Title :
A novel test time reduction algorithm for test architecture design for core-based system chips
Author :
Goel, Sandeep Kumar ; Marinissen, Erik Jan
Author_Institution :
Philips Res. Labs., Eindhoven, Netherlands
fYear :
2002
fDate :
2002
Firstpage :
7
Lastpage :
12
Abstract :
This paper deals with the design of SoC test architectures which are efficient with respect to required ATE vector memory depth and test application time. We advocate the usage of a TestRail architecture, as this architecture, unlike others, allows not only for efficient core-internal testing, but also for efficient testing of the circuitry external to the cores. We present a novel heuristic algorithm that effectively optimizes the TestRail architecture for a given SoC by efficiently determining the number of TestRails and their widths, the assignment of cores to the TestRails, and the wrapper design per core. Experimental results for four benchmark SoCs show that, compared to previously published algorithms, we obtain comparable or better test times at negligible compute time.
Keywords :
automatic test equipment; automatic test software; integrated circuit testing; system-on-chip; ATE vector memory depth; SoC test architectures; TR-ARCHITECT algorithm; TestRail architecture; core-based system chips; core-internal testing; external circuitry testing; heuristic algorithm; test application time; test time reduction algorithm; wrapper design per core; Algorithm design and analysis; Benchmark testing; Circuit testing; Computer architecture; Digital integrated circuits; Heuristic algorithms; Integrated circuit testing; Laboratories; Pins; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop, 2002. Proceedings. The Seventh IEEE European
ISSN :
1530-1877
Print_ISBN :
0-7695-1715-3
Type :
conf
DOI :
10.1109/ETW.2002.1029633
Filename :
1029633
Link To Document :
بازگشت