DocumentCode :
2191567
Title :
Data invalidation analysis for scan-based debug on multiple-clock system chips
Author :
Goel, Sandeep Kumar ; Vermeulen, Bart
Author_Institution :
Philips Res. Labs., Eindhoven, Netherlands
fYear :
2002
fDate :
2002
Firstpage :
61
Lastpage :
66
Abstract :
To debug a digital chip with a scan-based debug methodology, the chip is stopped at a certain point in time in the application. The state of the flip-flops and the memory elements are observed and compared with the simulation results. If the chip contains multiple clock domains then these clock domains must be stopped simultaneously, otherwise some of the elements in one or more of the clock domains will capture old datal invalid data. The phenomenon of capturing invalid data is known as data invalidation. This paper describes the data invalidation problem in depth and presents a data invalidation detector circuit. An automated data invalidation analysis tool named DIAna is also presented. By means of experimental results for an industrial SoC, we show the amount of data invalidation that can occur during silicon debug.
Keywords :
automatic testing; digital integrated circuits; integrated circuit testing; logic testing; system-on-chip; DIAna; automated data invalidation analysis tool; data invalidation detector circuit; data invalidation problem; digital chip; industrial SoC; multiple-clock system chips; scan-based debug; scan-based debug methodology; silicon debug; Clocks; Data analysis; Design for disassembly; Flip-flops; Integrated circuit modeling; Laboratories; Needles; Pins; Process design; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop, 2002. Proceedings. The Seventh IEEE European
ISSN :
1530-1877
Print_ISBN :
0-7695-1715-3
Type :
conf
DOI :
10.1109/ETW.2002.1029640
Filename :
1029640
Link To Document :
بازگشت