Title :
Combining deterministic logic BIST with test point insertion
Author :
Vranken, Harald ; Meister, Florian ; Wunderlich, Hans-Joachim
Author_Institution :
IC Design - Digital Design & Test, Philips Res. Labs., Eindhoven, Netherlands
Abstract :
This paper presents a logic BIST approach which combines deterministic logic BIST with test point insertion. Test points are inserted to obtain a first testability improvement, and next a deterministic pattern generator is added to increase the fault efficiency up to 100%. The silicon cell area for the combined approach is smaller than for approaches that apply a deterministic pattern generator or test points only. The combined approach also removes the classical limitations and drawbacks of test point insertion, such as failing to achieve complete fault coverage and a complicated design flow. The benefits of the combined approach are demonstrated in experimental results on a large number of ISCAS and industrial circuits.
Keywords :
automatic test pattern generation; built-in self test; integrated circuit testing; logic testing; IC testing; built-in self-test; deterministic logic BIST; deterministic pattern generator; random logic; test point insertion; testability improvement; Automatic test pattern generation; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Integrated circuit testing; Logic testing; Manufacturing; Silicon; Test pattern generators;
Conference_Titel :
Test Workshop, 2002. Proceedings. The Seventh IEEE European
Print_ISBN :
0-7695-1715-3
DOI :
10.1109/ETW.2002.1029646