DocumentCode :
2192672
Title :
Adaptive Router Architecture for Optimising Quality of Service in Networks-on-Chip
Author :
Ahmadinia, Ali ; Shahrabi, Alireza
Author_Institution :
Sch. of Eng. & Comput., Glasgow Caledonian Univ., Glasgow, UK
fYear :
2010
fDate :
June 29 2010-July 1 2010
Firstpage :
1796
Lastpage :
1801
Abstract :
Networks-on-Chip (NoC) is considered to be the solution for the communication demands of future multi-core systems. To increase the quality of service in NoCs and to efficiently utilize the available hardware resources, a novel adaptive router is proposed. Exploiting the notion of adaptivity, the proposed router adapts itself in terms of buffer size allocation for each input channel according to their corresponding traffic rate at run time, thus utilizing the maximum available buffer resources and improving quality of service in NoCs. For this reason, a flexible ring buffer architecture is proposed which can be used by all input channels in the router. Implementation results show up to 50% in reducing power consumption and up to 5 times reduction of memory utilisation in router architectures when compared with a traditional router. Moreover, simulation results show its superiority in terms of quality of service.
Keywords :
buffer storage; multiprocessing systems; network routing; network-on-chip; quality of service; adaptive router architecture; buffer size allocation; memory utilisation; multicore system; network on chip; quality of service optimisation; ring buffer architecture; Buffer storage; Network topology; Quality of service; Registers; Resource management; Routing; System-on-a-chip; Networks-on-Chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Information Technology (CIT), 2010 IEEE 10th International Conference on
Conference_Location :
Bradford
Print_ISBN :
978-1-4244-7547-6
Type :
conf
DOI :
10.1109/CIT.2010.311
Filename :
5577994
Link To Document :
بازگشت