DocumentCode :
2193173
Title :
Interconnect Physical Analyser (IPAA) applied to the design of scalable Network-on-Chip interconnect for Cryptographic accelerators
Author :
English, Tom ; Popovici, Emanuel
Author_Institution :
Dept of Electr. & Electron. Eng., Univ. Coll. Cork, Cork, Ireland
fYear :
2011
fDate :
1-4 May 2011
Firstpage :
225
Lastpage :
232
Abstract :
This paper introduces Interconnect Physical Analyser (IPAA) - a tool for the analysis and optimisation of SoC/NoC toplevel interconnect. IPAA extracts information from the IC router and power analysis tool after implementation. Combining information from both sources, the tool performs a wirelength-driven power analysis of toplevel interconnect in the design. A range of statistics for toplevel interconnect is reported and a set of plots is produced. Multiple designs can be analysed simultaneously, enabling comparison and optimisation. The tool is applied to the design of scalable, efficient bus-replacement Network-on-Chip interconnect for Public Key Cryptographic accelerators. IPAA analyses the physical effects of scaling the cryptographic accelerator´s floorplan, the number of cores and the cryptographic wordlength. The tool´s plots and reports highlight the efficiency and scalability of the bus replacement Network-on-Chip and help guide the optimisation of the design.
Keywords :
integrated circuit interconnections; network-on-chip; public key cryptography; IC router; IPAA; SoC-NoC toplevel interconnect; interconnect physical analyser; public key cryptographic accelerator; scalable network-on-chip interconnect; wirelength-driven power analysis; Histograms; Integrated circuit interconnections; Public key cryptography; Scalability; Switches; Wires; Interconnect; Networks-on-Chip; Physical Design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Networks on Chip (NoCS), 2011 Fifth IEEE/ACM International Symposium on
Conference_Location :
Pittsburgh, PA
Electronic_ISBN :
978-1-4503-0720-8
Type :
conf
Filename :
5948568
Link To Document :
بازگشت