DocumentCode :
2197624
Title :
Test Scheduling for Memory Cores with Built-In Self-Repair
Author :
Yoneda, Tomokazu ; Fukuda, Yuusuke ; Fujiwara, Hideo
Author_Institution :
Nara Inst. of Sci. & Technol., Kansai Science City
fYear :
2007
fDate :
8-11 Oct. 2007
Firstpage :
199
Lastpage :
206
Abstract :
This paper presents a stage-based test scheduling for memory cores with BISR scheme under power constraint. We introduce a model to compute the expected test time for a given test schedule for memory cores with BISR scheme based on pass probabilities, and propose a test scheduling algorithm to minimize the expected test time. Experimental results show a significant expected test time reduction compared to the core-based test scheduling method which minimizes the test time.
Keywords :
built-in self test; integrated circuit testing; system-on-chip; built-in self-repair; memory cores; test scheduling; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Electrical fault detection; Energy consumption; Fault detection; Job shop scheduling; Processor scheduling; Scheduling algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2007. ATS '07. 16th
Conference_Location :
Beijing
ISSN :
1081-7735
Print_ISBN :
978-0-7695-2890-8
Type :
conf
DOI :
10.1109/ATS.2007.26
Filename :
4388009
Link To Document :
بازگشت