Title :
A Review of Power Strategies for DFT and ATPG
Author :
Keller, Brion ; Jackson, Tom ; Uzzaman, Anis
Author_Institution :
Cadence Design Syst. Inc., New York
Abstract :
This paper presents a review of power topics for DFT and ATPG. The issue of increasing power in ASIC design is an important topic.in terms of power management and CMOS power consumption has been considered as low-power. The related issues of power and test have been discussed, but often in the fairly narrow context of limiting power during scan test. This topic is becoming increasingly important as power management strategies within chips become more common and complex and at-speed test becomes more important for detecting defects which escape the classical stuck-at model. Increasingly chips incorporate features to allow active power management.
Keywords :
CMOS integrated circuits; application specific integrated circuits; automatic test pattern generation; design for testability; integrated circuit design; integrated circuit testing; low-power electronics; ASIC design; ATPG; CMOS; DFT; application specific integrated circuits; automatic test pattern generation; design for testability; low-power consumption; power management strategies; scan test; stuck-at model; Application specific integrated circuits; Automatic test pattern generation; CMOS technology; Design for testability; Energy consumption; Energy management; Logic; System testing; USA Councils; Voltage;
Conference_Titel :
Asian Test Symposium, 2007. ATS '07. 16th
Conference_Location :
Beijing
Print_ISBN :
978-0-7695-2890-8
DOI :
10.1109/ATS.2007.88