DocumentCode :
2198305
Title :
Fast and Low Cost HW Bit Map for Memory Test Based on Residue Polynomial System over GF(2)
Author :
Rivoir, Jochen
Author_Institution :
Verigy Germany GmbH, Boeblingen
fYear :
2007
fDate :
8-11 Oct. 2007
Firstpage :
361
Lastpage :
366
Abstract :
At-speed memory test demands increasing address rates from ATE bit maps. Today, the effective address rate is multiplied using multiple costly time-interleaved bit map copies. For the first time, address permutation is investigated for memory test in an attempt to multiply the address rate without increasing the overall memory size. However all published schemes create conflicts for some addresses sequences or require too many memories. This paper introduces a novel address partitioning scheme for arbitrarily few memories M = 2mu at the expense of an increased buffer per memory. For relevant address sequences which are based on powers of two, analytical considerations and exhaustive simulations prove that the effective address rate is increased by a factor of M , with zero memory size overhead.
Keywords :
automatic test equipment; digital storage; polynomials; ATE bit maps; HW bit map; address partitioning scheme; address permutation; effective address rate; residue polynomial system; speed memory test; Analytical models; Bridges; Costs; Interleaved codes; Polynomials; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2007. ATS '07. 16th
Conference_Location :
Beijing
ISSN :
1081-7735
Print_ISBN :
978-0-7695-2890-8
Type :
conf
DOI :
10.1109/ATS.2007.48
Filename :
4388039
Link To Document :
بازگشت