Title :
Programmable Scan-Based Logic Built-In Self Test
Author :
Liyang Lai ; Wu-Tung Cheng ; Rinderknecht, Thomas
Author_Institution :
Mentor Graphics Corp., Wilsonville
Abstract :
This paper presents a programmable approach for performing scan-based logic built-in self test. This approach combines the techniques of reseeding and weighted random patterns testing. Reseeding is used to encode the bias cube and weighted patterns are used to fine tune the weight set. Experimental results show fault coverage comparable to ATPG can be achieved. Most importantly, the scheme fits well in the system test environment and high fault coverage can be obtained with a small number of reconfigurations on the BIST controller.
Keywords :
built-in self test; logic testing; programmable scan-based logic built-in self test; reseeding; weighted random patterns testing; Automatic test pattern generation; Automatic testing; Built-in self-test; Graphics; Logic testing; Performance evaluation; Semiconductor device manufacture; System testing; Timing; USA Councils;
Conference_Titel :
Asian Test Symposium, 2007. ATS '07. 16th
Conference_Location :
Beijing
Print_ISBN :
978-0-7695-2890-8
DOI :
10.1109/ATS.2007.45