Title :
Built-In Speed Grading with a Process-Tolerant ADPLL
Author :
Hsu, Hsuan-Jung ; Tu, Chun-Chieh ; Huang, Shi-Yu
Author_Institution :
Nat. Tsing-Hua Univ., Hsinchu
Abstract :
Speed grading has becoming more and more important for nanometer technologies to support activities like process monitoring or performance diagnosis. In this work, we analyze the feasibility of providing such a capability through on-chip circuitry. This Built-in Speed Grading (BISG) methodology uses an All-Digital Phase-Locked Loop (ADPLL) as the programmable clock generator to provide various clock signals within a specific frequency range. The maximum operating speed of a circuit can thus be easily tracked down using a binary search process with multiple runs of built-in self-test. To accommodate larger process variation, we further explore a so-called binary-neighborhood-linear frequency-locking scheme for the underlying ADPLL, and thereby resulting in a higher accuracy. Experimental results show that only 2289 gates are adequate to provide this valuable infrastructure that may find numerous applications in IC testing and diagnostics.
Keywords :
built-in self test; digital phase locked loops; integrated circuit testing; logic gates; nanotechnology; search problems; IC diagnostics; IC testing; all-digital phase-locked loop; binary search process; binary-neighborhood-linear frequency-locking scheme; built-in speed grading methodology; nanometer technologies; on-chip circuitry; process monitoring; process-tolerant ADPLL; programmable clock generator; Application specific integrated circuits; Built-in self-test; Clocks; Frequency; Integrated circuit testing; Microprocessors; Monitoring; Phase locked loops; Signal generators; Velocity measurement;
Conference_Titel :
Asian Test Symposium, 2007. ATS '07. 16th
Conference_Location :
Beijing
Print_ISBN :
978-0-7695-2890-8
DOI :
10.1109/ATS.2007.38