Title :
Functional Unit Selection in Superscalar Microprocessors for Low Power
Author :
Yan, Pan ; Tiow, Tay Teng
Author_Institution :
Nat. Univ. of Singapore
Abstract :
A novel technique is introduced to reduce power consumption in functional units (FU). Extra slower FU with lower per-execution energy consumption are added into a processor. Thus, through code scheduling, instructions whose results are not immediately referenced after completion are issued to these power-frugal FU. Simulation suggests a prospect of saving 20% to 30% energy consumption in addition instructions while still improving the performance
Keywords :
low-power electronics; microprocessor chips; functional unit selection; superscalar microprocessor; Arithmetic; Dynamic voltage scaling; Energy consumption; Logic circuits; Logic design; Microprocessors; Personal digital assistants; Processor scheduling; Scheduling algorithm; Voltage control;
Conference_Titel :
TENCON 2006. 2006 IEEE Region 10 Conference
Conference_Location :
Hong Kong
Print_ISBN :
1-4244-0548-3
Electronic_ISBN :
1-4244-0549-1
DOI :
10.1109/TENCON.2006.343984