DocumentCode :
2199213
Title :
Access to streams in multiprocessor systems
Author :
Valero, Mateo ; Peiron, Montse ; Ayguadé, Eduard
Author_Institution :
Univ. Politecnica de Catalunya, Barcelona, Spain
fYear :
1993
fDate :
27-29 Jan 1993
Firstpage :
310
Lastpage :
316
Abstract :
When accessing streams in vector multiprocessor machines, degradation in the interconnection network and conflicts in the memory modules are the factors that reduce the efficiency of the system. In this paper, we present a synchronous access mechanism that allows conflict-free access to streams in a SIMD vector multiprocessor system. Each processor accesses the corresponding elements out of order, in such a way that in each cycle the requested elements do not collide in the interconnection network. Moreover, memory modules are accessed so that conflicts are avoided. The use of the proposed mechanism in present-day architectures would allow conflict-free access to streams with the most common strides that appear in real applications. The additional hardware is described and is shown to be of a similar complexity as that required for access in order
Keywords :
multiprocessor interconnection networks; vector processor systems; SIMD vector multiprocessor system; conflict-free stream access; efficiency; interconnection network degradation; memory module conflicts; out of order access; strides; synchronous access mechanism; Buffer storage; Computer networks; Degradation; Delay; Intelligent networks; Interleaved codes; Multiprocessing systems; Multiprocessor interconnection networks; Proposals; Scalability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Processing, 1993. Proceedings. Euromicro Workshop on
Conference_Location :
Gran Canaria
Print_ISBN :
0-8186-3610-6
Type :
conf
DOI :
10.1109/EMPDP.1993.336387
Filename :
336387
Link To Document :
بازگشت