DocumentCode
2199465
Title
Network Main Memory Architecture for NoC-Based Chips
Author
Tang, Xingsheng ; Wu, Binbin ; Chen, Tianzhou ; Hu, Wei ; Kang, Jiexiang ; Zheng, Zhenwei
Author_Institution
Coll. of Comput. Sci., Zhejiang Univ., Hangzhou, China
fYear
2010
fDate
June 29 2010-July 1 2010
Firstpage
2516
Lastpage
2523
Abstract
Network on Chip (NoC) is considered to be the best candidate for future on-chip communication; however, with the increase in the number of on-chip processors, the simultaneous memory accesses of these processors can cause serious main memory bottleneck problem. In this study, we have proposed the concept of Network Main Memory (NMM). NMM has distributed network architecture for main memory and multicommunication channels to NoC chips, which can overcome the main memory bottleneck problem. When compared with traditional memory, the bandwidth of NMM can be sufficiently used owing to the network architecture, and it is convenient to increase the memory bandwidth. Our experimental results on simulator show that our NMM can provide better traffic for NoCs. In addition, management of NMM as well as the software model for NoC chips and NMM have also been discussed.
Keywords
network-on-chip; distributed network architecture; main memory bottleneck problem; multicommunication channels; network main memory architecture; network on chip; on-chip communication; on-chip processors; simultaneous memory access; software model; Bandwidth; Communication channels; Memory management; Network topology; Program processors; System-on-a-chip; main memory; memory bandwidth; network on chip;
fLanguage
English
Publisher
ieee
Conference_Titel
Computer and Information Technology (CIT), 2010 IEEE 10th International Conference on
Conference_Location
Bradford
Print_ISBN
978-1-4244-7547-6
Type
conf
DOI
10.1109/CIT.2010.429
Filename
5578270
Link To Document