Title :
Floating point computation in SIMD massively parallel computers
Author :
Baglietto, P. ; Maresca, M.
Author_Institution :
Genoa Univ., Italy
Abstract :
This paper focuses on the computational capabilities of the processing elements (PEs) in SIMD massively parallel computers and particularly addresses the problem of the acceleration of floating point computation. In this class of parallel computers, floating point operations are usually done either through standard floating point processors, such as in the Connection Machine CM-2, or through special hardware structures built in each PE, such as in MasPar MP-1. We consider a floating point design solution based on the utilization of two fast FIFOs in each PE. We introduce the model of a PE and give a measurement of the performances of the floating point routines with no additional hardware. Then we present our solution and show how it improves the performances. Finally, we discuss the results obtained and provide some concluding remarks
Keywords :
digital arithmetic; parallel processing; performance evaluation; Connection Machine CM-2; MasPar MP-1; SIMD massively parallel computers; computational capabilities; fast FIFOs; floating point computation acceleration; floating point processors; performance measurement; processing elements; special hardware structures; Acceleration; Broadcasting; Centralized control; Computer networks; Concurrent computing; Drives; Hardware; Multiprocessor interconnection networks; Performance evaluation; Registers;
Conference_Titel :
Parallel and Distributed Processing, 1993. Proceedings. Euromicro Workshop on
Conference_Location :
Gran Canaria
Print_ISBN :
0-8186-3610-6
DOI :
10.1109/EMPDP.1993.336403