DocumentCode :
2199695
Title :
Unexpected failure in power-rail ESD clamp circuits of CMOS integrated circuits in microelectronics systems during electrical fast transient (EFT) test and the re-design solution
Author :
Ker, Ming-Dou ; Yen, Cheng-Cheng
Author_Institution :
Nanoelectronics & Gigascale Systems Laboratory, Institute of Electronics, Nation Chiao-Tung University, 1001 Ta-Hsueh Road, Hsinchu, Taiwan
fYear :
2007
fDate :
24-28 Sept. 2007
Firstpage :
69
Lastpage :
72
Abstract :
Four different on-chip power-rail electrostatic discharge (ESD) clamp circuits have been designed to investigate their susceptibility to electrical fast transient (EFT) test. From the experimental results, the feedback loop in two kinds of on-chip power-rail ESD clamp circuits provides the lock function to perform a latchup-like failure after the EFT test. The re-design solution will be developed to overcome this issue to meet the regulation of EFT/EMC test.
Keywords :
CMOS integrated circuits; Circuit testing; Clamps; Electrostatic discharge; Feedback circuits; Feedback loop; Integrated circuit testing; Microelectronics; Performance evaluation; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electromagnetic Compatibility, 2007. EMC Zurich 2007. 18th International Zurich Symposium on
Conference_Location :
Munich, Germany
Print_ISBN :
978-3-9523286-1-3
Electronic_ISBN :
978-3-9523286-0-6
Type :
conf
DOI :
10.1109/EMCZUR.2007.4388198
Filename :
4388198
Link To Document :
بازگشت